北京凌峰伟业科技有限公司 (非本站正式会员)

北京凌峰伟业科技有限公司

营业执照:已审核经营模式:经销商所在地区:北京 北京市企业网站:
http://www.lfwykj.com/

收藏本公司 人气:159645

联系方式

  • 地址:北京市海淀区知春路罗庄西里13号东达写字楼227室
  • 联系人:王小姐
  • 电话:010-82059633
  • 传真:010-82059633
  • 手机:18618126725
  • QQ: QQ:1062241219 
  • E-mail:lfwyic@126.com

供应SMJ320C50GFAM50(5962-4955803QXA),SMJ320C50GFAM50北京现货

  • 供应SMJ320C50GFAM50(5962-4955803QXA),SMJ320C50GFAM50北京现货
产品价格:
面议/ 1pcs
交易说明:
北京现货,全新原装
厂 家:
TI
封 装:
CPGA141
批 号:
1123D
数 量:
43
 
点此询价

产品咨询直线:010-82059633

产品详细说明

SMJ320C50GFAM50全新原装,北京现货,优势供应!

 

 

SMJ320C50GFAM50说明

The SMJ320C50 digital signal processor (DSP) is a high-performance, 16-bit, fixed-point processor manufactured in 0.72-um double-level metal CMOS technology. The SMJ320C50 is the first DSP from TI designed as a fully static device. Full-static CMOS design contributes to low power consumption while maintaining high performance, making it ideal for applications such as battery-operated communications systems, satellite systems, and advanced control algorithms.

A number of enhancements to the basic SMJ320C2x architecture give the C50 a minimum 2× performance over the previous generation. A four-deep instruction pipeline, that incorporates delayed branching, delayed call to subroutine, and delayed return from subroutine, allows the C50 to perform instructions in fewer cycles. The addition of a parallel logic unit (PLU) gives the C50 a method for manipulating bits in data memory without using the accumulator and ALU. The C50 has additional shifting and scaling capability for proper alignment of multiplicands or storage of values to data memory.

The C50 achieves its low-power consumption through the IDLE2 instruction. IDLE2 removes the functional clock from the internal hardware of the C50, which puts it into a total-sleep mode that uses only 7 uA. A low-logic level on an external interrupt with a duration of at least five clock cycles ends the IDLE2 mode.

The C50 is available with two clock speeds. The clock frequencies are 50 MHz, providing a 40-ns cycle time, and 66 MHz, providing a 30-ns cycle time. The available options are listed in Table 1.

 

SMJ320C50GFAM50特性

·         Military Operating Temperature Range:

55°C to 125°C

·         Processed to MIL-PRF-38535

·         Fast Instruction Cycle Time (30 ns and 40 ns)

·         Source-Code Compatible With All C1x and C2x Devices

·         RAM-Based Operation

o    9K × 16-Bit Single-Cycle On-Chip Program/Data RAM

o    1056 × 16-Bit Dual-Access On-Chip Data RAM

·         2K × 16-Bit On-Chip Boot ROM

·         224K × 16-Bit Maximum Addressable External Memory Space (64K Program, 64K Data, 64K I/O, and 32K Global)

·         32-Bit Arithmetic Logic Unit (ALU)

o    32-bit Accumulator (ACC)

o    32-Bit Accumulator Buffer (ACCB)

·         16-Bit Parallel Logic Unit (PLU)

·         16 × 16-Bit Multiplier, 32-Bit Product

·         11 Context-Switch Registers

·         Two Buffers for Circular Addressing

·         Full-Duplex Synchronous Serial Port

·         Time-Division Multiplexed Serial Port (TDM)

·         Timer With Control and Counter Registers

·         16 Software Programmable Wait-State Generators

·         Divide-by-One Clock Option

·         IEEE 1149.1Boundary Scan Logic

·         Operations Are Fully Static

·         Enhanced Performance Implanted CMOS (EPIC™) Technology Fabricated by Texas Instruments

·         Packaging

o    141-Pin Ceramic Grid Array (GFA Suffix)

o    132-Lead Ceramic Quad Flat Package (HFG Suffix)

o    132-Lead Plastic Quad Flat Package (PQ Suffix)